File Download

There are no files associated with this item.

  Links for fulltext
     (May Require Subscription)
Supplementary

Conference Paper: Robustness of cascode GaN HEMTs under repetitive overvoltage and surge energy stresses

TitleRobustness of cascode GaN HEMTs under repetitive overvoltage and surge energy stresses
Authors
KeywordsAvalanche
Cascode
Gallium nitride
Overvoltage
Robustness
Surge energy
Issue Date2021
Citation
Conference Proceedings - IEEE Applied Power Electronics Conference and Exposition - APEC, 2021, p. 363-369 How to Cite?
AbstractSurge energy robustness is essential for power semiconductor devices in many power electronics applications, such as automotive powertrains and electrical grids. Si and SiC MOSFETs can dissipate surge energy via avalanche. However, GaN high-electron-mobility-transistor (HEMT) has no avalanche capability. Recent studies have investigated the surge energy robustness of p-gate GaN HEMTs, revealing a capacitive-charging-based withstanding process. The degradation of p-gate GaN HEMT under repetitive surge energy stresses has also been reported. This work, for the first time, studies the repetitive surge energy robustness of a 650-V rated cascode GaN HEMT in the unclamped inductive switching (UIS) test. The cascode GaN HEMT shows a lower failure boundary under the repetitive UIS stress than the one under the single UIS stress. When the surge energy approaches the repetitive failure boundary, devices do not fail immediately but within limited cycles of stress. Devices were found to survive 1 million UIS cycles when the peak UIS voltage is reduced to ~80% of the failure boundary, but show considerable parametric shifts after the repetitive stress, including an on-resistance (RDS(ON)) increase during both forward and reverse conductions, a reduction in the off-state drain leakage current (IDSS), and a negative shift of the drain-to-source capacitance (CDS). These behaviors of device failure and degradation under repetitive UIS stresses can be explained by the buffer trapping accumulation in GaN HEMTs, which may lead to a reduction of the device dynamic breakdown voltage. This physical explanation has also been validated by physics-based TCAD simulation.
Persistent Identifierhttp://hdl.handle.net/10722/352247

 

DC FieldValueLanguage
dc.contributor.authorSong, Qihao-
dc.contributor.authorZhang, Ruizhe-
dc.contributor.authorKozak, Joseph P.-
dc.contributor.authorLiu, Jingcun-
dc.contributor.authorLi, Qiang-
dc.contributor.authorZhang, Yuhao-
dc.date.accessioned2024-12-16T03:57:34Z-
dc.date.available2024-12-16T03:57:34Z-
dc.date.issued2021-
dc.identifier.citationConference Proceedings - IEEE Applied Power Electronics Conference and Exposition - APEC, 2021, p. 363-369-
dc.identifier.urihttp://hdl.handle.net/10722/352247-
dc.description.abstractSurge energy robustness is essential for power semiconductor devices in many power electronics applications, such as automotive powertrains and electrical grids. Si and SiC MOSFETs can dissipate surge energy via avalanche. However, GaN high-electron-mobility-transistor (HEMT) has no avalanche capability. Recent studies have investigated the surge energy robustness of p-gate GaN HEMTs, revealing a capacitive-charging-based withstanding process. The degradation of p-gate GaN HEMT under repetitive surge energy stresses has also been reported. This work, for the first time, studies the repetitive surge energy robustness of a 650-V rated cascode GaN HEMT in the unclamped inductive switching (UIS) test. The cascode GaN HEMT shows a lower failure boundary under the repetitive UIS stress than the one under the single UIS stress. When the surge energy approaches the repetitive failure boundary, devices do not fail immediately but within limited cycles of stress. Devices were found to survive 1 million UIS cycles when the peak UIS voltage is reduced to ~80% of the failure boundary, but show considerable parametric shifts after the repetitive stress, including an on-resistance (RDS(ON)) increase during both forward and reverse conductions, a reduction in the off-state drain leakage current (IDSS), and a negative shift of the drain-to-source capacitance (CDS). These behaviors of device failure and degradation under repetitive UIS stresses can be explained by the buffer trapping accumulation in GaN HEMTs, which may lead to a reduction of the device dynamic breakdown voltage. This physical explanation has also been validated by physics-based TCAD simulation.-
dc.languageeng-
dc.relation.ispartofConference Proceedings - IEEE Applied Power Electronics Conference and Exposition - APEC-
dc.subjectAvalanche-
dc.subjectCascode-
dc.subjectGallium nitride-
dc.subjectOvervoltage-
dc.subjectRobustness-
dc.subjectSurge energy-
dc.titleRobustness of cascode GaN HEMTs under repetitive overvoltage and surge energy stresses-
dc.typeConference_Paper-
dc.description.naturelink_to_subscribed_fulltext-
dc.identifier.doi10.1109/APEC42165.2021.9487252-
dc.identifier.scopuseid_2-s2.0-85115725318-
dc.identifier.spage363-
dc.identifier.epage369-

Export via OAI-PMH Interface in XML Formats


OR


Export to Other Non-XML Formats