File Download

There are no files associated with this item.

  Links for fulltext
     (May Require Subscription)
Supplementary

Conference Paper: Nanoscale electrical and physical study of polycrystalline high-κ dielectrics and proposed reliability enhancement techniques

TitleNanoscale electrical and physical study of polycrystalline high-κ dielectrics and proposed reliability enhancement techniques
Authors
Keywordsgrain boundaries
high-κ
reliability
scanning tunneling microscopy
dual-layer
Issue Date2011
Citation
IEEE International Reliability Physics Symposium Proceedings, 2011 How to Cite?
AbstractGrain boundaries (GBs) in polycrystalline high-κ (HK) dielectric materials affect the electrical performance and reliability of advanced HK-based metal-oxide-semiconductor (MOS) devices. In this work, we present a localized study comparing the electrical conduction through grains and GBs for CeO 2 and HfO2-based HK dielectrics using scanning tunneling microscopy (STM) and transmission electron microscopy (TEM) at the nanometer scale, in conjunction with macroscopic MOS capacitor device level analysis. Nanoscale STM conduction analysis clearly reveals faster degradation at GB sites and their vulnerability to early percolation. Multi-layer HK dielectric stacks (capping of La2O3 on CeO2 and dual-layer ZrO2/HfO2) are proposed as an effective technique to significantly enhance the time-dependent dielectric breakdown (TDDB) robustness of advanced HK metal gate (MG) stacks. © 2011 IEEE.
Persistent Identifierhttp://hdl.handle.net/10722/286857
ISSN
2020 SCImago Journal Rankings: 0.380

 

DC FieldValueLanguage
dc.contributor.authorShubhakar, K.-
dc.contributor.authorPey, K. L.-
dc.contributor.authorKushvaha, S. S.-
dc.contributor.authorBosman, M.-
dc.contributor.authorO'Shea, S. J.-
dc.contributor.authorRaghavan, N.-
dc.contributor.authorKouda, M.-
dc.contributor.authorKakushima, K.-
dc.contributor.authorWang, Z. R.-
dc.contributor.authorYu, H. Y.-
dc.contributor.authorIwai, H.-
dc.date.accessioned2020-09-07T11:45:51Z-
dc.date.available2020-09-07T11:45:51Z-
dc.date.issued2011-
dc.identifier.citationIEEE International Reliability Physics Symposium Proceedings, 2011-
dc.identifier.issn1541-7026-
dc.identifier.urihttp://hdl.handle.net/10722/286857-
dc.description.abstractGrain boundaries (GBs) in polycrystalline high-κ (HK) dielectric materials affect the electrical performance and reliability of advanced HK-based metal-oxide-semiconductor (MOS) devices. In this work, we present a localized study comparing the electrical conduction through grains and GBs for CeO 2 and HfO2-based HK dielectrics using scanning tunneling microscopy (STM) and transmission electron microscopy (TEM) at the nanometer scale, in conjunction with macroscopic MOS capacitor device level analysis. Nanoscale STM conduction analysis clearly reveals faster degradation at GB sites and their vulnerability to early percolation. Multi-layer HK dielectric stacks (capping of La2O3 on CeO2 and dual-layer ZrO2/HfO2) are proposed as an effective technique to significantly enhance the time-dependent dielectric breakdown (TDDB) robustness of advanced HK metal gate (MG) stacks. © 2011 IEEE.-
dc.languageeng-
dc.relation.ispartofIEEE International Reliability Physics Symposium Proceedings-
dc.subjectgrain boundaries-
dc.subjecthigh-κ-
dc.subjectreliability-
dc.subjectscanning tunneling microscopy-
dc.subjectdual-layer-
dc.titleNanoscale electrical and physical study of polycrystalline high-κ dielectrics and proposed reliability enhancement techniques-
dc.typeConference_Paper-
dc.description.naturelink_to_subscribed_fulltext-
dc.identifier.doi10.1109/IRPS.2011.5784578-
dc.identifier.scopuseid_2-s2.0-79959292019-
dc.identifier.spagenull-
dc.identifier.epagenull-
dc.identifier.issnl1541-7026-

Export via OAI-PMH Interface in XML Formats


OR


Export to Other Non-XML Formats