File Download
There are no files associated with this item.
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/IPDPS.2006.1639488
- Scopus: eid_2-s2.0-33847093933
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Conference Paper: Practical design of a computation and energy efficient hardware task scheduler in embedded reconfigurable computing systems
Title | Practical design of a computation and energy efficient hardware task scheduler in embedded reconfigurable computing systems |
---|---|
Authors | |
Issue Date | 2006 |
Citation | 20Th International Parallel And Distributed Processing Symposium, Ipdps 2006, 2006, v. 2006 How to Cite? |
Abstract | By utilizing massively parallel circuit design in FPGAs, the overall system efficiency, in terms of computation efficiency and energy efficiency, can be greatly enhanced by offloading some computation-intensive tasks which are originally executed in the instruction set processor to the. FPGA fabric. In essence, a hardware task scheduler is needed. However, most of the work in the literature considers scheduling algorithms which are. unable or difficult to be implemented using the design flows in current development platform. Moreover, little of the work takes energy consumption into consideration. In this paper, we present the design of a hardware task scheduler which takes energy consumption into consideration, and can be readily implemented using current design flows. © 2006 IEEE. |
Persistent Identifier | http://hdl.handle.net/10722/99576 |
References |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kwok, TTO | en_HK |
dc.contributor.author | Kwok, YK | en_HK |
dc.date.accessioned | 2010-09-25T18:36:00Z | - |
dc.date.available | 2010-09-25T18:36:00Z | - |
dc.date.issued | 2006 | en_HK |
dc.identifier.citation | 20Th International Parallel And Distributed Processing Symposium, Ipdps 2006, 2006, v. 2006 | en_HK |
dc.identifier.uri | http://hdl.handle.net/10722/99576 | - |
dc.description.abstract | By utilizing massively parallel circuit design in FPGAs, the overall system efficiency, in terms of computation efficiency and energy efficiency, can be greatly enhanced by offloading some computation-intensive tasks which are originally executed in the instruction set processor to the. FPGA fabric. In essence, a hardware task scheduler is needed. However, most of the work in the literature considers scheduling algorithms which are. unable or difficult to be implemented using the design flows in current development platform. Moreover, little of the work takes energy consumption into consideration. In this paper, we present the design of a hardware task scheduler which takes energy consumption into consideration, and can be readily implemented using current design flows. © 2006 IEEE. | en_HK |
dc.language | eng | en_HK |
dc.relation.ispartof | 20th International Parallel and Distributed Processing Symposium, IPDPS 2006 | en_HK |
dc.title | Practical design of a computation and energy efficient hardware task scheduler in embedded reconfigurable computing systems | en_HK |
dc.type | Conference_Paper | en_HK |
dc.identifier.email | Kwok, YK:ykwok@eee.hku.hk | en_HK |
dc.identifier.authority | Kwok, YK=rp00128 | en_HK |
dc.description.nature | link_to_subscribed_fulltext | - |
dc.identifier.doi | 10.1109/IPDPS.2006.1639488 | en_HK |
dc.identifier.scopus | eid_2-s2.0-33847093933 | en_HK |
dc.identifier.hkuros | 120660 | en_HK |
dc.relation.references | http://www.scopus.com/mlt/select.url?eid=2-s2.0-33847093933&selection=ref&src=s&origin=recordpage | en_HK |
dc.identifier.volume | 2006 | en_HK |
dc.identifier.scopusauthorid | Kwok, TTO=7006475931 | en_HK |
dc.identifier.scopusauthorid | Kwok, YK=7101857718 | en_HK |