File Download
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/ISCAS.1997.621464
- Scopus: eid_2-s2.0-0030673643
- Find via
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Conference Paper: A New Optimization Cost Model for VLSI Standard Cell Placement
Title | A New Optimization Cost Model for VLSI Standard Cell Placement |
---|---|
Authors | |
Keywords | Electronics |
Issue Date | 1997 |
Publisher | IEEE. |
Citation | The 1997 IEEE International Symposium on Circuits and Systems Hong Kong, China, 9-12 June 1997. In IEEE International Symposium on Circuits and Systems Proceedings, 1997, v. 3, p. 1708-1711 How to Cite? |
Abstract | In this paper, we propose a new optimization cost model for VLSI placement. It distinguishes itself from the traditional wire-length cost model by having direct impact on the quality of the detailed routing phase. We also extend the well-known simulated annealing standard cell placement algorithm by applying our new cost model. Experimental results show that we got 13% layout area reduction compared to traditional wire length model, 11% reduction to commercial tool. |
Persistent Identifier | http://hdl.handle.net/10722/46014 |
ISSN | |
References |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Cheung, PYS | en_HK |
dc.contributor.author | Yeung, CSK | en_HK |
dc.contributor.author | Tse, SK | en_HK |
dc.contributor.author | Yuen, CK | en_HK |
dc.contributor.author | Ko, WL | en_HK |
dc.date.accessioned | 2007-10-30T06:40:39Z | - |
dc.date.available | 2007-10-30T06:40:39Z | - |
dc.date.issued | 1997 | en_HK |
dc.identifier.citation | The 1997 IEEE International Symposium on Circuits and Systems Hong Kong, China, 9-12 June 1997. In IEEE International Symposium on Circuits and Systems Proceedings, 1997, v. 3, p. 1708-1711 | en_HK |
dc.identifier.issn | 0271-4302 | en_HK |
dc.identifier.uri | http://hdl.handle.net/10722/46014 | - |
dc.description.abstract | In this paper, we propose a new optimization cost model for VLSI placement. It distinguishes itself from the traditional wire-length cost model by having direct impact on the quality of the detailed routing phase. We also extend the well-known simulated annealing standard cell placement algorithm by applying our new cost model. Experimental results show that we got 13% layout area reduction compared to traditional wire length model, 11% reduction to commercial tool. | en_HK |
dc.language | eng | en_HK |
dc.publisher | IEEE. | en_HK |
dc.relation.ispartof | Historic Title IEEE International Symposium on Circuits and Systems Proceedings | - |
dc.rights | ©1997 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. | - |
dc.subject | Electronics | en_HK |
dc.title | A New Optimization Cost Model for VLSI Standard Cell Placement | en_HK |
dc.type | Conference_Paper | en_HK |
dc.identifier.openurl | http://library.hku.hk:4550/resserv?sid=HKU:IR&issn=0271-4302&volume=3&spage=1708&epage=1711&date=1997&atitle=A+New+Optimization+Cost+Model+for+VLSI+Standard+Cell+Placement | en_HK |
dc.identifier.email | Cheung, PYS:paul.cheung@hku.hk | - |
dc.identifier.authority | Cheung, PYS=rp00077 | - |
dc.description.nature | published_or_final_version | en_HK |
dc.identifier.doi | 10.1109/ISCAS.1997.621464 | en_HK |
dc.identifier.scopus | eid_2-s2.0-0030673643 | - |
dc.identifier.hkuros | 27304 | - |
dc.relation.references | http://www.scopus.com/mlt/select.url?eid=2-s2.0-0030673643&selection=ref&src=s&origin=recordpage | - |
dc.identifier.volume | 3 | - |
dc.identifier.spage | 1708 | - |
dc.identifier.epage | 1711 | - |
dc.identifier.scopusauthorid | Cheung, PYS=7202595335 | - |
dc.identifier.scopusauthorid | Yeung, CSK=7201354219 | - |
dc.identifier.scopusauthorid | Tse, SK=36239675600 | - |
dc.identifier.scopusauthorid | Yuen, CK=7101633438 | - |
dc.identifier.scopusauthorid | Ko, WL=7202286803 | - |
dc.customcontrol.immutable | sml 151028 - merged | - |
dc.identifier.issnl | 0271-4302 | - |