File Download
There are no files associated with this item.
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/EDSSC.2005.1635221
- Scopus: eid_2-s2.0-43549114488
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Conference Paper: Threshold voltage model of SiGe channel pMOSFET without Si cap layer
Title | Threshold voltage model of SiGe channel pMOSFET without Si cap layer |
---|---|
Authors | |
Issue Date | 2006 |
Citation | 2005 Ieee Conference On Electron Devices And Solid-State Circuits, Edssc, 2006, p. 123-126 How to Cite? |
Abstract | An analytical model on the threshold voltage of SiGe-channel pMOSFET without Si cap layer is developed by solving the Poisson's equation. Energy-band offset induced by SiGe strained layer, short-channel effect and drain-induced barrier lowering effect are taken into account in the model. To evaluate the validity of the model, simulated results are compared with experimental data and results from BSIM4, and good agreements are confirmed. © 2005 IEEE. |
Persistent Identifier | http://hdl.handle.net/10722/158514 |
References |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Zou, X | en_US |
dc.contributor.author | Li, CX | en_US |
dc.contributor.author | Xu, JP | en_US |
dc.contributor.author | Lai, PT | en_US |
dc.contributor.author | Chen, WB | en_US |
dc.date.accessioned | 2012-08-08T09:00:01Z | - |
dc.date.available | 2012-08-08T09:00:01Z | - |
dc.date.issued | 2006 | en_US |
dc.identifier.citation | 2005 Ieee Conference On Electron Devices And Solid-State Circuits, Edssc, 2006, p. 123-126 | en_US |
dc.identifier.uri | http://hdl.handle.net/10722/158514 | - |
dc.description.abstract | An analytical model on the threshold voltage of SiGe-channel pMOSFET without Si cap layer is developed by solving the Poisson's equation. Energy-band offset induced by SiGe strained layer, short-channel effect and drain-induced barrier lowering effect are taken into account in the model. To evaluate the validity of the model, simulated results are compared with experimental data and results from BSIM4, and good agreements are confirmed. © 2005 IEEE. | en_US |
dc.language | eng | en_US |
dc.relation.ispartof | 2005 IEEE Conference on Electron Devices and Solid-State Circuits, EDSSC | en_US |
dc.title | Threshold voltage model of SiGe channel pMOSFET without Si cap layer | en_US |
dc.type | Conference_Paper | en_US |
dc.identifier.email | Lai, PT:laip@eee.hku.hk | en_US |
dc.identifier.authority | Lai, PT=rp00130 | en_US |
dc.description.nature | link_to_subscribed_fulltext | en_US |
dc.identifier.doi | 10.1109/EDSSC.2005.1635221 | en_US |
dc.identifier.scopus | eid_2-s2.0-43549114488 | en_US |
dc.relation.references | http://www.scopus.com/mlt/select.url?eid=2-s2.0-43549114488&selection=ref&src=s&origin=recordpage | en_US |
dc.identifier.spage | 123 | en_US |
dc.identifier.epage | 126 | en_US |
dc.identifier.scopusauthorid | Zou, X=23020170400 | en_US |
dc.identifier.scopusauthorid | Li, CX=13906721600 | en_US |
dc.identifier.scopusauthorid | Xu, JP=35754128700 | en_US |
dc.identifier.scopusauthorid | Lai, PT=7202946460 | en_US |
dc.identifier.scopusauthorid | Chen, WB=51563508300 | en_US |