File Download

There are no files associated with this item.

  Links for fulltext
     (May Require Subscription)
Supplementary

Conference Paper: FPGA implementation of digital timing recovery in software radio receiver

TitleFPGA implementation of digital timing recovery in software radio receiver
Authors
Issue Date2000
PublisherIEEE. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/conhome.jsp?punumber=1002201
Citation
The 2000 IEEE Asia-Pacific Conference on Circuits and Systems, Tianjin; China; 4-6 December 2000. In Conference Proceedings, 2000, p. 703-707 How to Cite?
AbstractThis paper describes an implementation of an all-digital timing recovery scheme. Squaring non-linearity is employed to generate the timing estimate and an IIR is used to extract the spectral component at symbol rate. Hardware design is performed using VHDL and realized in FPGA. The whole design can be fitted into an Altera EPF10K70 FPGA chip, with 95.5% utilization of logic elements and 22% utilization of memory bits. The implementation exploits features of FPGA, which enable easy implementation of look up table and variable data precision at different nodes.
DescriptionConference Theme: Electronic Communication Systems
Persistent Identifierhttp://hdl.handle.net/10722/158422
References

 

DC FieldValueLanguage
dc.contributor.authorWu, YCen_US
dc.contributor.authorNg, TSen_US
dc.date.accessioned2012-08-08T08:59:33Z-
dc.date.available2012-08-08T08:59:33Z-
dc.date.issued2000en_US
dc.identifier.citationThe 2000 IEEE Asia-Pacific Conference on Circuits and Systems, Tianjin; China; 4-6 December 2000. In Conference Proceedings, 2000, p. 703-707en_US
dc.identifier.urihttp://hdl.handle.net/10722/158422-
dc.descriptionConference Theme: Electronic Communication Systems-
dc.description.abstractThis paper describes an implementation of an all-digital timing recovery scheme. Squaring non-linearity is employed to generate the timing estimate and an IIR is used to extract the spectral component at symbol rate. Hardware design is performed using VHDL and realized in FPGA. The whole design can be fitted into an Altera EPF10K70 FPGA chip, with 95.5% utilization of logic elements and 22% utilization of memory bits. The implementation exploits features of FPGA, which enable easy implementation of look up table and variable data precision at different nodes.en_US
dc.languageengen_US
dc.publisherIEEE. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/conhome.jsp?punumber=1002201-
dc.relation.ispartofIEEE Asia-Pacific Conference on Circuits and Systemsen_US
dc.titleFPGA implementation of digital timing recovery in software radio receiveren_US
dc.typeConference_Paperen_US
dc.identifier.emailWu, YC:ycwu@eee.hku.hken_US
dc.identifier.emailNg, TS:tsng@eee.hku.hken_US
dc.identifier.authorityWu, YC=rp00195en_US
dc.identifier.authorityNg, TS=rp00159en_US
dc.description.naturelink_to_subscribed_fulltexten_US
dc.identifier.scopuseid_2-s2.0-2342483698en_US
dc.relation.referenceshttp://www.scopus.com/mlt/select.url?eid=2-s2.0-2342483698&selection=ref&src=s&origin=recordpageen_US
dc.identifier.spage703en_US
dc.identifier.epage707en_US
dc.publisher.placeUnited States-
dc.identifier.scopusauthoridWu, YC=7406894786en_US
dc.identifier.scopusauthoridNg, TS=7402229975en_US
dc.customcontrol.immutablesml 151016 - merged-

Export via OAI-PMH Interface in XML Formats


OR


Export to Other Non-XML Formats