File Download
There are no files associated with this item.
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Conference Paper: FPGA implementation of digital timing recovery in software radio receiver
Title | FPGA implementation of digital timing recovery in software radio receiver |
---|---|
Authors | |
Issue Date | 2000 |
Publisher | IEEE. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/conhome.jsp?punumber=1002201 |
Citation | The 2000 IEEE Asia-Pacific Conference on Circuits and Systems, Tianjin; China; 4-6 December 2000. In Conference Proceedings, 2000, p. 703-707 How to Cite? |
Abstract | This paper describes an implementation of an all-digital timing recovery scheme. Squaring non-linearity is employed to generate the timing estimate and an IIR is used to extract the spectral component at symbol rate. Hardware design is performed using VHDL and realized in FPGA. The whole design can be fitted into an Altera EPF10K70 FPGA chip, with 95.5% utilization of logic elements and 22% utilization of memory bits. The implementation exploits features of FPGA, which enable easy implementation of look up table and variable data precision at different nodes. |
Description | Conference Theme: Electronic Communication Systems |
Persistent Identifier | http://hdl.handle.net/10722/158422 |
References |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Wu, YC | en_US |
dc.contributor.author | Ng, TS | en_US |
dc.date.accessioned | 2012-08-08T08:59:33Z | - |
dc.date.available | 2012-08-08T08:59:33Z | - |
dc.date.issued | 2000 | en_US |
dc.identifier.citation | The 2000 IEEE Asia-Pacific Conference on Circuits and Systems, Tianjin; China; 4-6 December 2000. In Conference Proceedings, 2000, p. 703-707 | en_US |
dc.identifier.uri | http://hdl.handle.net/10722/158422 | - |
dc.description | Conference Theme: Electronic Communication Systems | - |
dc.description.abstract | This paper describes an implementation of an all-digital timing recovery scheme. Squaring non-linearity is employed to generate the timing estimate and an IIR is used to extract the spectral component at symbol rate. Hardware design is performed using VHDL and realized in FPGA. The whole design can be fitted into an Altera EPF10K70 FPGA chip, with 95.5% utilization of logic elements and 22% utilization of memory bits. The implementation exploits features of FPGA, which enable easy implementation of look up table and variable data precision at different nodes. | en_US |
dc.language | eng | en_US |
dc.publisher | IEEE. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/conhome.jsp?punumber=1002201 | - |
dc.relation.ispartof | IEEE Asia-Pacific Conference on Circuits and Systems | en_US |
dc.title | FPGA implementation of digital timing recovery in software radio receiver | en_US |
dc.type | Conference_Paper | en_US |
dc.identifier.email | Wu, YC:ycwu@eee.hku.hk | en_US |
dc.identifier.email | Ng, TS:tsng@eee.hku.hk | en_US |
dc.identifier.authority | Wu, YC=rp00195 | en_US |
dc.identifier.authority | Ng, TS=rp00159 | en_US |
dc.description.nature | link_to_subscribed_fulltext | en_US |
dc.identifier.scopus | eid_2-s2.0-2342483698 | en_US |
dc.relation.references | http://www.scopus.com/mlt/select.url?eid=2-s2.0-2342483698&selection=ref&src=s&origin=recordpage | en_US |
dc.identifier.spage | 703 | en_US |
dc.identifier.epage | 707 | en_US |
dc.publisher.place | United States | - |
dc.identifier.scopusauthorid | Wu, YC=7406894786 | en_US |
dc.identifier.scopusauthorid | Ng, TS=7402229975 | en_US |
dc.customcontrol.immutable | sml 151016 - merged | - |