<table>
<thead>
<tr>
<th><strong>Title</strong></th>
<th>POWER CONVERTER REMAINING LIFE ESTIMATION</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Inventor(s)</strong></td>
<td>PONG MAN HAY; PANG HON MAY</td>
</tr>
<tr>
<td><strong>Citation</strong></td>
<td>US Published patent application US 20100125435. Washington, DC: US Patent and Trademark Office (USPTO), 2010</td>
</tr>
<tr>
<td><strong>Issued Date</strong></td>
<td>2010</td>
</tr>
<tr>
<td><strong>URL</strong></td>
<td><a href="http://hdl.handle.net/10722/195819">http://hdl.handle.net/10722/195819</a></td>
</tr>
<tr>
<td><strong>Rights</strong></td>
<td>This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License.</td>
</tr>
</tbody>
</table>
Power Converter Remaining Life Estimation

Inventors: Man Hay Pong, Apeichau (HK); Hon Man Pang, New Territories (HK)

Assignee: The University of Hong Kong, Hong Kong (HK)

Notice: Subject to any disclaimer, the term of this patent is extended or adjusted under 35 U.S.C. 154(b) by 541 days.

Appl. No.: 12/622,003
Filed: Nov. 19, 2009

Prior Publication Data

Related U.S. Application Data
Provisional application No. 61/116,507, filed on Nov. 20, 2008.

Int. Cl.
G06F 11/30 (2006.01)

U.S. Cl. .......... 702/182; 702/84; 323/282; 323/283; 323/53; 342/165

Field of Classification Search ............... 702/182; 323/300, 268, 282, 283, 284; 341/53, 165

See application file for complete search history.

References Cited

U.S. PATENT DOCUMENTS
6,671,654 B1 12/2003 Forth et al.


* cited by examiner
Primary Examiner — Carol Tsai
Attorney, Agent, or Firm — Berkeley Law & Technology Group, LLP

ABSTRACT

Subject matter disclosed herein may relate to monitoring and/or estimating remaining life for a power converter.

29 Claims, 10 Drawing Sheets
Figure 2

Current Mode Controlled Power Converter

Input and output capacitor voltage waveform

Current waveform

Voltage sampling unit

Current sampling unit

Temperature sensing

Computation unit

Timer unit

Output unit

11 12 13 14 15 16 17 18 19
Figure 7a

Figure 7b

Figure 7c

Figure 7d

Figure 7
Input converter type and capacitor parameters

Gather digitized current waveform

Estimate capacitor currents

Read temperature and converter operation time

Compute lifetime decrement

Express remaining life as a factor and present to the output unit

Figure 10
Figure 11
Figure 12
POWER CONVERTER REMAINING LIFE ESTIMATION

This application claims priority from U.S. Provisional Application Ser. No. 61/116,507, filed Nov. 20, 2008, and entitled “Power Converter Remaining Life Estimation.”

BACKGROUND

1. Field
Subject matter disclosed herein may relate to monitoring and/or estimating remaining life for a power converter.

2. Information
Power converters are important components of a very wide range of electronic devices, and reliable operation of such power converters may be of particular importance in a vast array of electronic devices such as, for example, medical, communication, and/or computing devices. In some situations, such electronic devices may be utilized in critical applications where it may be advantageous to avoid sudden failure of the power converter and/or to be able to schedule maintenance or replacement of the power supply before failure.

BRIEF DESCRIPTION OF THE DRAWINGS

Claimed subject matter is particularly pointed out and distinctly claimed in the concluding portion of the specification. However, both as to organization and/or method of operation, together with objects, features, and/or advantages thereof, it may best be understood by reference to the following detailed description read with the accompanying drawings in which:

FIG. 1 is a diagram of an example current mode controlled power converter system.

FIG. 2 is a block diagram of an example embodiment of a power converter lifetime estimator.

FIG. 3 is an illustration of an example current signal.

FIG. 4 is a diagram of example embodiment of repetitive signal capture circuitry.

FIG. 5a is a schematic diagram of an example embodiment of a back power converter.

FIG. 5b is a waveform of an example signal to be sensed.

FIG. 5c is an example waveform depicting input capacitor current.

FIG. 5d is an example waveform illustrating output capacitor current.

FIG. 6a is a schematic diagram of an example embodiment of a boost power converter.

FIG. 6b is a waveform of an example signal to be sensed.

FIG. 6c is an example waveform depicting input capacitor current.

FIG. 6d is an example waveform of output capacitor current.

FIG. 7a is a schematic diagram of an example embodiment of a back boost power converter.

FIG. 7b is an example waveform of a signal to be sensed.

FIG. 7c is an example waveform illustrating input capacitor current.

FIG. 7d is an example waveform depicting output capacitor current.

FIG. 8 is a graph demonstrating deterioration of remaining power converter life over time.

FIG. 9 is a diagram illustrating an example technique for estimating remaining power converter life.

FIG. 10 is a flow chart of an example embodiment of a method for estimating remaining power converter life.

FIG. 11 is a block diagram of an example embodiment of a computing platform.

FIG. 12 is a diagram depicting example test results.

Reference is made in the following detailed description to the accompanying drawings, which form a part hereof, wherein like numerals may designate like parts throughout to indicate corresponding or analogous elements. It will be appreciated that for simplicity and/or clarity of illustration, elements illustrated in the figures have not necessarily been drawn to scale. For example, the dimensions of some of the elements may be exaggerated relative to other elements for clarity. Further, it is to be understood that other embodiments may be utilized. Furthermore, structural or logical changes may be made without departing from the scope of claimed subject matter. It should also be noted that directions or references, for example, up, down, top, bottom, and so on, may be used to facilitate discussion of the drawings and are not intended to restrict the application of claimed subject matter. Therefore, the following detailed description is not to be taken to limit the scope of claimed subject matter or their equivalents.

DETAILED DESCRIPTION

In the following detailed description, numerous specific details are set forth to provide a thorough understanding of claimed subject matter. However, it will be understood by those skilled in the art that claimed subject matter may be practiced without these specific details. In other instances, well-known methods, procedures, components and/or circuits have not been described in detail.

As discussed above, power converters are important components of a very wide range of electronic devices, and reliable operation of such power converters may be of particular importance in a vast array of electronic devices such as, for example, medical, communication, and/or computing devices which, in some situations, may be utilized in critical applications where it may be advantageous to avoid sudden failure of the power converter and/or to be able to schedule maintenance or replacement of the power supply before failure.

In general, electronic components have a limited life expectancy. It may prove impractical to design and/or manufacture a power converter that will never fail. To extend life expectancy, one approach might be to use expensive components, and/or to over-design the converter for a given application to build in extra life expectancy. However, such an approach may be impractical from the perspectives of size, cost, and/or ease of manufacture. For example, one may over-design a power converter for a notebook computer or similar electronic device in an effort to provide extended power converter life, but such a converter may greatly increase the cost of the electronic device, and the power converter would still fail at some point, likely without warning.

In order to have reliable operation, a focus may be placed on a correct estimate of the remaining life of the power converter. This may allow scheduled maintenance and/or replacement of power converters that are near the end of their lives, and perhaps avoid sudden disruption of service. Rather than using expensive components to extend the product lifetime, it may be advantageous to focus on more accurate remaining life estimation to allow for scheduled replacement and/or maintenance of a power converter before failure.

At present, it is the responsibility of the design engineer to make sure a power converter he/she designed has the reliability required within its stated working life. However, the estimation that can be made is often far from the truth. This is because the remaining life estimation is based on an assumed operating condition, while the real life time may vary widely,
perhaps as much as five to ten times, with different environment and aging. This open loop estimation method may lead to over-design or inadequate design.

Electronic component lifetime may vary greatly depending on its working environment. Accurate remaining life estimation may benefit from accurate information related to the operating environment.

A real-time monitoring system may relatively correctly estimate and report product reliability. This may be similar in some respects to real time prediction of battery remaining capacity in many battery operated products. Another example real time reporting system is the power distribution system as disclosed by Forth in U.S. Pat. No. 6,671,654. A similar method has been found in a battery life estimation system as recorded by Usuiwaka, Hammond, in his U.S. Pat. No. 7,114,898, which discloses a system in which a power supply system is equipped with a plurality of power supplies. The system reports critical state of the power supplies to a computer network. There is no remaining life estimation method, but rather a failure alarm system is disclosed.

Among the many components that may be implemented in a power converter, the electrolytic capacitor may be among the components with the shortest life expectancy. Its failure rate is typically several times of other electrolytic components. Lanska, in US Publication 2006/0176186, discloses a system that monitors the state of a cooling fan on the assumption that it is the critical component. However, not all power converters incorporate a cooling fan. On the other hand, deterioration of a cooling fan may cause temperature to rise. Temperature may be a good indicator, rather than monitoring the fan.

In a power converter, for example, two operating parameters may affect the reliability of an electrolytic capacitor. The first parameter is temperature. The second parameter is the ripple current through the capacitor. Watawitsa, in U.S. Publication 2007/0150256, discloses a system to monitor the voltage, current and temperature of capacitors in a power supply, although the main theme of this system is not the capacitor but the system cooling fan. However, capacitor current detection by sensors is not desirable in practice because this impairs proper operation of the power supply and produces power loss. Moreover, sensors may be too expensive for mass produced products and Watawitsa’s monitoring system is limited to large systems in which cost is not a major concern.

Embodiments described herein may comprise a real-time remaining life estimation apparatus for power converters. Power converter life may be determined at least in part by an electrolytic capacitor. Electrolytic capacitor life may be affected by its ripple current. It may not be practical to use sensors to measure capacitor current. Embodiments disclosed herein may comprise a capacitor current estimation apparatus and techniques which may employ no direct capacitor current measurement. Embodiments may comprise a current mode control power converter in which a semiconductor switching waveform is available in the power converter controller. Embodiments may further comprise a microprocessor which may estimate capacitor currents with a knowledge of the power converter circuit topology, and the estimated remaining life of the power converter may be computed.

One or more embodiments disclosed herein may also comprise a repetitive signal measurement apparatus and/or technique which may allow a noisy, repetitive signal to be captured and digitized by a low cost sample and hold circuit and an analog to digital converter.

One or more embodiments disclosed herein may comprise a simple way to communicate remaining life estimation information. The estimated power converter remaining life may be expressed as a value that may represent the amount of remaining life. The value may be represented by a duty cycle of a pulse train for an embodiment. The frequency of the pulse train may convey additional power converter information, such as, for example, temperature.

A potential advantage of one or more example embodiments may be the estimation of power converter capacitor current without a sensor installed at the capacitor.

Another potential advantage of one or more example embodiments may be an ability to be readily integrated into popular Pulse Width Modulation (PWM) controllers.

In an embodiment, an apparatus may comprise a current control mode power converter to generate a switching current signal, the current control mode power converter comprising a capacitor. The present example embodiment may further comprise a current sampling unit to sample the switching current signal at the capacitor, the current sampling unit to generate a digitized waveform for the sampled signal. The example embodiment may also comprise a computation unit to estimate a remaining life of the current control mode power converter based at least in part on the sampled waveform.

Another example embodiment may comprise a technique for estimating remaining power converter life including sampling, utilizing a sampling circuit, a signal from a power converter, the power converter including a capacitor, and generating a digitized waveform for the sampled signal. The technique may also include estimating a remaining life of the power converter based at least in part on the digitized waveform.

In another embodiment, an article may comprise a storage medium having stored therein instructions executable by a computing platform to sample a signal from a power converter, the power converter including a capacitor, the instructions further executable by the computing platform further to generate a digitized waveform for the sampled signal and estimate a remaining life of the power converter based at least in part on the digitized waveform.

An additional example embodiment may comprise an apparatus to digitize a repetitive signal having a time cycle, wherein the apparatus comprises an input terminal to accept a repetitive analog electrical signal from a power converter. The apparatus may further include a sample and hold circuit having a switch coupled to the input terminal to periodically sample the repetitive analog electrical signal according to a sampling time, and may also include a capacitor coupled to an output terminal of the sample and hold circuit to maintain a voltage from the sampled analog electrical signal. For this example embodiment, an analog-to-digital converter may be coupled to the capacitor to generate a set of digital information signals according to the voltage from the sampled analog electrical signal. A computation unit may receive the set of digital information signals and may store said digital information signals in a memory, said computation unit to estimate a remaining life of a power converter based at least in part on the set of digital information signals. The embodiment may further comprise a trigger unit to trigger the sample and hold circuit at least in part in response to receiving a command from the computation unit.

Of course, the embodiments described above are merely exemplary embodiments, and the scope of claimed subject matter is not limited in these respects. Additional embodiments are described below, and again the embodiments described are examples. The scope of claimed subject matter is not limited to the particular examples described herein.

FIG. 1 is diagram of a conventional current mode controlled power converter system. This example switching power converter comprises an input 1, at least one output 2, a
power converter circuit 3 and a control unit 4. The example embodiment may further comprise at least one input capacitor 5 and at least one output capacitor 6. These capacitors are, for one or more embodiments, electrolytic type capacitors which may determine the lifetime of the power converter. The power converter circuit comprises semiconductor switches which operate a converter circuit 3. The control unit comprises an error amplifier 7. An error amplifier 7 picks up a signal from the output which may be the converter output voltage or the converter output current depending on the parameter to be controlled. In response to an internal reference signal 8 the error amplifier 7 produces a control signal. There is also means to pick up the current through the semiconductor switch for control purposes. In general a current sensing resistor picks up the switching current waveform signal. This current signal is coupled to a comparator 9 which compares the current signal with the control signal from the error amplifier 7. In response, the comparator 9 produces a pulse width modulated signal with a duty cycle that controls the semiconductor switches. This type of power converter configuration may be referred to as Current Mode Control. This configuration is very popular in the field because the control loop can be stabilized easily and it enables the converter to have good dynamic performance.

One or more embodiments may make use of the Current Mode Control converter and the apparatus described herein to predict the power converter remaining life and reliability. An embodiment in accordance with claimed subject matter is shown in FIG. 2. This embodiment comprises a power converter, the reliability and life of which is to be monitored and reported. In general, the power converter has electrolytic capacitors installed at its input terminals and output terminals. The life time of these electrolytic capacitors may largely determine the life time of the power converter. It is a Current Mode Control type power converter 11 where the switching current waveform signal 12 is readily available at the controller without an extra sensor. The current waveform signal is captured by a current sampling unit 13. This current sampling unit turns the current waveform information into a digital format. The input and output capacitor ripple voltage waveform are captured by a voltage sampling unit 10. The information is collected by a computation unit 17 for calculation of the reliability of the power converter. This embodiment further comprises a temperature sensing unit 14. It comprises a temperature sensor and means to convert the temperature information into a digital format made available to the computation unit 17. This embodiment further comprises a timer unit 15 to record converter operation time. In an embodiment this timer is a long interval timer which counts for several thousand hours. It may comprise a slow timer which triggers the computation unit to update an internal register which represents operation time. There is also means to program the power converter parameters into the computation unit for accurate remaining lifetime prediction. Such information includes the type of electrolytic capacitor used in the power converter, operating voltage, converter type and other information. The computation unit 17 collects data from the current sampling unit 13, the temperature sensing unit 14, the timer unit 15 and preprogrammed data on the power converter. It calculates the estimated remaining life of the converter and presents the result to an output unit 18. The output unit 18 presents the remaining lifetime of the converter by an electrical signal 19. This signal is presented in the form of a pulse having a duty cycle between 0 and 1. This duty cycle represents the portion of the lifetime that remains. For example, at the beginning, the duty cycle may be 1 and it may decay with converter operation time according to computation algorithm described herein. The output signal 19 can have other formats. For example it can be an analog signal with a voltage between two levels while the remaining converter life portion is represented by a signal level in between.

The current sampling unit 13 captures the power converter switching waveform and digitizes the information for presentation to the computation unit 17. In general the current waveform 20 is trapezoidal or triangular in shape as shown in FIG. 3. The frequency of this waveform may be relatively high, on the order of a few hundred KHz. A high speed analogue to digital converter (A/D converter) may be utilized to digitize this waveform. However, a high speed A/D converter may be relatively expensive. A low cost, lower speed A/D converter may be utilized for one or more embodiments. One or more embodiments may make use of the repetitive nature of the waveform in order to be able to use the low cost A/D converter. The principle is shown in FIG. 3. A repetitive sample is taken at a time t4 from the start of a switching cycle. Multiple samples are taken in order to average out noise effects. The signal may be digitized by an A/D converter and the data may be stored in a memory in the computation unit. In response to completion of the conversion process, t1 may be incremented to a next sample point. The delay time t2 sweeps through the whole cycle from t4 to T and a complete cycle of the waveform can be captured. This technique makes use of the repetitive nature of the signal to be sampled in order to accommodate slow sample and hold devices and A/D converters.

An example embodiment of a current sampling unit is shown in FIG. 4 and described herein. Current waveform 20 is passed through a filter 35 which removes high frequency noise. The signal is presented to a sample and hold circuit 30. Circuit 30 comprises a capacitor 31 and a discharge resistor 32. The sampled signal is presented to an A/D converter 33 which in turn feeds the digitized data to the computation unit 17. Sample and hold circuit 30 may be triggered by a trigger generator 34 which may be synchronized with current waveform 20. In response to a completion of data capture, the computation unit increments the time t4 for the trigger generator. Computation unit 17 controls sampling through the whole cycle and captures a digitized waveform of the whole cycle. This example embodiment of a current sampling unit may be incorporated into an integrated circuit or any other package.

Computation unit 17 gathers data from the various units and predicts the remaining power converter life. Initially, unit 17 receives the digitized current waveform from the current sampling unit and calculates the capacitor currents in the input capacitor 5 and output capacitor 6 according to the algorithm described herein. For some embodiments, there are three basic power converter topologies, namely the buck, boost, and buck-boost converter topologies. Input and output capacitor currents may be computed from the current waveform of the semiconductor switch.

FIG. 5a illustrates an example embodiment of a buck converter comprising an input capacitor 40 and an output capacitor 41. The converter may further comprise a semiconductor switch 42, a diode 43, and an inductor 44. It is assumed that the input currents i_{in} and output current i_{out} of the converter are constant. The switching current is absorbed at least in part by the input capacitor and the output capacitor. FIG. 5b illustrates the current i_{sense} through the switch 42. The current through the input capacitor has the same waveform as i_{sense} except that the waveform 46 is balanced about the time axis as shown in FIG. 5c. The duty cycle for this embodiment is labeled “D”. The r.m.s. ripple current i_{CV} is represented in terms of i_{sense} in the following equation:
capacitor may pick up the ripple current of \( i_{\text{sense}} \) as illustrated in FIG. 7c. The r.m.s. ripple current \( i_{\text{RUN}} \) for an embodiment may be represented in terms of \( i_{\text{sense}} \) in the following equation:

\[
i_{\text{RUN}} = \sqrt{\frac{\left( I_{g} - I_{d}\right)^{2}}{12}} + \frac{I_{d}}{2}
\]

FIG. 7d depicts the current through output capacitor for this example. The ripple current \( i_{\text{RUN}} \) may be represented for this example in terms of \( i_{\text{sense}} \) in the following equation:

\[
i_{\text{RUN}} = \sqrt{\frac{\left( I_{g} - I_{d}\right)^{2}}{12}} + \frac{I_{d}}{2}
\]

The buck-boost converter is an example topology. It may be extended to converters with isolation between the input and output by a transformer. Topological variations are possible for a variety of embodiments, and the techniques described herein may be applied accordingly.

For one or more embodiments, an aluminum electrolytic capacitor may be a component which may at least in part determine the lifetime of a power converter. A possible cause of failure for an aluminum electrolytic capacitor may be a drying-out of electrolyte. This may also be referred to as ‘wear-out failure’ which may result in a reduction in capacitance. Aluminum electrolytic capacitors may comprise liquid electrolyte. The electrolyte may exhibit rather conspicuous temperature characteristics, and the thermal stress may have an effect on the capacitor’s life expectancy. Dissipation heat generated by the ripple current may be a factor affecting the useful life of the capacitor. For one or more embodiments, the maximum permissible ripple current value may depend on the ambient temperature. Operating temperature and ripple current rating may be sources of wear-out mechanisms. An increase in ambient temperature or in internal temperature rise caused by ripple current may accelerate the evaporation of the electrolyte. The electrolyte vapor may escape through the rubber packing and the electrolyte volume left is reduced. Etch tunnels of the capacitor may no longer be fully filled with electrolyte and thus the effective surface area of the electrode reduces. This causes the capacitance to be decreased, and the equivalent series resistance (ESR) may increase due at least in part to the electrolytic resistance.

The equivalent series resistance (ESR) may be computed. The ripple currents in the input capacitor and the output capacitor may be captured as described. The capacitor ripple voltage waveform may also be captured by a sampling unit the same as that described in FIG. 4. Having obtained the current waveform and the voltage waveform of the capacitors, the computation unit 17 may calculate the ESR using the well-known Ohm’s law. The ESR in an electrolytic capacitor grows as the capacitor deteriorates, and as such may provide a good indicator of the capacitor’s remaining life.

For one or more embodiments, the lifetime of a capacitor may be estimated from the following equation:

\[
i_{\text{RUN}} = \sqrt{\frac{\left( I_{g} - I_{d}\right)^{2}}{12}} + \frac{I_{d}}{2}
\]
Computation unit 17 may have stored therein information related to the converter. The information may comprise the type of power converter being used as well as parameters of the capacitor, for one or more embodiments. The capacitor parameters for an example embodiment may comprise the factor $L_e$, the rated maximum temperature $T_{max}$, the rated ripple current $I_e$, $\Delta T_e$, $A$, and/or $A_e$, which may be available from the capacitor manufacturer or by measurement. The information may further comprise the ambient temperature of the capacitor environment $T_a$ as received from temperature sensing unit 14, and may also comprise the operation time $T$ from timer unit 15. Computation unit 17 may compute $\alpha$ using the above-mentioned information for an example embodiment. However, the types of information mentioned are merely examples, and the scope of claimed subject matter is not limited in this respect.

For embodiments incorporating power converters with an input capacitor and an output capacitor, the estimated remaining life of each capacitor may be computed separately. The smaller estimated remaining life value may be presented as the estimated remaining life of the power converter.

For an embodiment, output unit 18 receives the capacitor $\alpha$ from the computation unit and turns the information into an electrical signal 19 for presentation to the outside world. For an example embodiment, factor $\alpha$ may be represented as the duty cycle of a pulse train as shown in FIG. 9 where

$$\frac{t_p}{T_p} = \alpha$$

where $t_p$ represents a period of time during which a signal representing a remaining life at a logically high value, for this example embodiment.

If the duty cycle of the pulse train represents factor $\alpha$, the frequency of the pulse may also present useful information on the power converter. The pulse frequency can represent capacitor environment temperature $T_{env}$ for an example embodiment. If there is an abnormal rise in temperature say due to deterioration or failure of the system cooling fan, the pulse frequency may be designed to change significantly, thus serving as a signal that the power converter requires immediate repair. For other embodiments, the frequency of the pulse train may represent any of a range of information that may be advantageous.

Although embodiments described herein mention a pulse train to communicate estimated remaining life of a power converter, other embodiments are possible using other signal types. For example, in an embodiment the estimated remaining life may be represented by an analog signal that varies in voltage level according to the estimated remaining life.

It will be obvious to those having ordinary skill in the art that there are many ways to present the factor $\alpha$ in the form of an electrical signal without departing from the scope of claimed subject matter.

One or more embodiments, such as those described herein, may be implemented by a microprocessor system. The microprocessor system may comprise the units depicted in FIG. 2, for example, including, but not limited to, the power converter 11 with means to capture current information, current sampling unit 13, temperature sensing unit 14, timer unit 15, computation unit 17 and/or output unit 18. Any combination of a selected set of the units described herein may be integrated into an integrated circuit for one or more embodi-
ments. Also, for one or more embodiments, the computation speed may not be an important consideration, and the system may be designed for low cost.

FIG. 10 is a flow diagram of an example embodiment of a method for estimated the remaining life of a power converter. At block 1010, information related to the power converter may be programmed into a computation unit, for example. For an example embodiment, one possible type of information may include the converter type, which may be one of the three basic converter topologies discussed above or others. Setting the converter type allows appropriate equations to be used to estimate the capacitor currents. The parameters related to the capacitor shown in equations (7) and (8) may be gathered and also provided to the calculation unit, for an example embodiment. At block 1020, a digitized waveform of the semiconductor current may be gathered. For an embodiment, the example embodiments described in connection with FIG. 3 may be utilized. At block 1030, an appropriate equation may be selected from among equations (1) to (6) or others according to the type of power converter identified, and the estimated capacitor current may be calculated. At block 1040, the capacitor temperature and the converter operation time may be determined. The capacitor lifetime decrement may be calculated, for an embodiment, according to equation (10) at block 1050. At block 1060, the estimated remaining lifetime may be presented as a factor α according to equation (11). This factor may be made available to the outside world for real-time monitoring. The example process described above may repeat any number of times, and may provide real-time monitoring of the power converter. Embodiments in accordance with claimed subject matter may include all, less than, or more than blocks 1010-1060. Also, the order of blocks 1010-1060 are merely an example order, and the scope of claimed subject matter is not limited in this respect.

FIG. 11 is a block diagram of an example embodiment of a computing platform 1100. Computing platform 1100 merely represents one possible computing platform configuration that may be used to implement some or all of the techniques described herein, and the scope of claimed subject matter is not limited in this respect. Computing platform 1100 may comprise a central processing unit (CPU) 1110 and a memory controller hub 1120 coupled to CPU 1110. Memory controller hub 1120 is further coupled to a system memory 1130, to a graphics processing unit (GPU) 1150, and to an input/output hub 1140. GPU 1150 is further coupled to a display device 1160, which may comprise a CRT display, a flat panel LCD display, or other type of display device. Also coupled to GPU 1150 is a graphics memory 1170. For this example embodiment, graphics memory 1170 may be coupled to GPU 1150 via a parallel data interface or interconnect, and input/output hub 1140 may be coupled to memory controller hub 1120 via a serial data interface or interconnect.

Further, for the example embodiment depicted in FIG. 11, input/output hub 1140 may be coupled to non-volatile memory 1180, and may further be coupled to flash drive 1190, which, for the embodiment depicted in FIG. 11, may comprise a USB Flash drive inserted into a USB port in system 1100 (not shown).

System memory 230 may, for an embodiment, have stored therein instructions, that, if executed by CPU 1110 may enable the computing platform to perform at least in part one or more aspects of power converter remaining life estimation operations as described herein, although the scope of claimed subject matter is not limited in this respect. Computing platform 1100 may also comprise, for one or more embodiments, one or more power converters (not shown) that may be monitored in accordance with embodiments described herein. Of course, system 1100 is merely an example type of electronic device that may implement one or more embodiments described herein, and the scope of claimed subject matter is not limited to any particular device type.

A computing platform refers to a system or device that includes the ability to process or store data in the form of signals. Thus, a computing platform, in this context, may comprise hardware, software, firmware or any combination thereof. For one or more embodiments, a computing platform may comprise any of a wide range of digital electronic devices, including, but not limited to, personal desktop or notebook computers, high-definition televisions, digital versatile disc (DVD) players or recorders, game consoles, satellite television receivers, cellular telephones, personal digital assistants, mobile audio or video playback or recording devices, and so on. Further, unless specifically stated otherwise, a process as described herein, with reference to flow diagrams or otherwise, may also be executed or controlled, in whole or in part, by a computing platform.

FIG. 12 is a diagram depicting example test results for an embodiment. Test results for this example are based on an example embodiment of power converter. For this example embodiment, the converter comprises a discontinuous conduction mode flyback converter. In an embodiment, the flyback converter may comprise a converter similar to a buck-boost converter such as that described above in connection with FIG. 7a, but with the inductor split to form a transformer. Of course, the flyback converter is merely an example type of power converter, and the scope of claimed subject matter is not limited in this respect. Similarly, the buck converter, boost converter, and buck-boost converters are also merely example types of power converters, and again the scope of claimed subject matter is not limited in these respects.

As mentioned, the example test results of FIG. 12 are based on an example embodiment of a discontinuous conduction mode flyback converter. For this example embodiment, the output signal of the flyback converter is 12V at 7A. The working temperature of the output capacitor of the flyback converter is assumed to be 25° C. The output capacitor ripple current for this example is assumed to be 12.76 A rms. For this example embodiment of the flyback converter, the output capacitor comprises a Rubycon ZL series capacitor rated at 35V and 1800 μF. The initial ESR of the output capacitor is assumed to be 15.6 mΩ at 25° C. and 100 kHz. Also, the calculated rated ESR is assumed to be 11.2 mΩ at 105° C. and 100 kHz. Of course, this is merely an example capacitor, and the scope of claimed subject matter is not limited in these respects.

As depicted in FIG. 12, the y-axis represents an ESR percentage for the output capacitor based on an initial ESR measurement, and the x-axis represents working hours for the power converter. For the present example, the power converter end of life is assumed to occur at the point where the output capacitor ESR reaches 200% of the capacitor’s initial ESR. For the present example power converter embodiment, the point at which the output capacitor’s ESR is estimated to reach the 200% level is calculated to be 65.96 hrs. According to the test results for this example, and as depicted in FIG. 12, the point at which the output capacitor ESR percentage reaches the 200% level is measured to be 55 hrs. For this example test result, an error of 16% between the measured test results and the calculated predicted result is observed. For an example embodiment, an acceptable error range may comprise 40%, although the scope of claimed subject matter is not limited in these respects.
Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of claimed subject matter. Thus, the appearance of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments.

The term “and/or” as referred to herein may mean “and”, it may mean “or”, it may mean “exclusive-or”, it may mean “one”, it may mean “some, but not all”, it may mean “neither”, and/or it may mean “both”, although the scope of claimed subject matter is not limited in this respect.

Unless specifically stated otherwise, as apparent from the discussion herein, it is appreciated that throughout this specification discussions utilizing terms such as “processing,” “computing,” “calculating,” “selecting,” “determining,” “inventing,” “initiating,” “querying,” “obtaining,” “hosting,” “representing,” “modifying,” “receiving,” “transmitting,” “storing,” “determining” or the like refer to the actions or processes that may be performed by a computing platform, such as a computer or a similar electronic computing device, that manipulates or transforms data represented as physical, electronic or magnetic quantities or other physical quantities within the computing platform’s processors, memories, registers, or other information storage, transmission, reception or display devices.

In the preceding description, various aspects of claimed subject matter have been described. For purposes of explanation, systems or configurations were set forth to provide an understanding of claimed subject matter. However, claimed subject matter may be practiced without those specific details. In other instances, well-known features were omitted or simplified so as not to obscure claimed subject matter. While certain features have been illustrated or described herein, many modifications, substitutions, changes or equivalents will now occur to those skilled in the art. It is, therefore, to be understood that the appended claims are intended to cover all such modifications or changes as fall within the true spirit of claimed subject matter.

The invention claimed is:

1. An apparatus, comprising:
a current control mode power converter to generate a switching current signal, said current control mode power converter comprising a capacitor;
a current sampling unit to sample the switching current signal at the capacitor, the current sampling unit to generate a digitized waveform for the sampled signal;
a computation unit to estimate a remaining life of the current control mode power converter based at least in part on the sampled waveform; and
an output unit to receive an output signal from the computation unit and to generate an analog signal representing the estimated remaining life of the current control mode power converter.

2. The apparatus of claim 1, further comprising a voltage sampling unit, wherein the capacitor of the current control mode power converter comprises an input capacitor, the voltage sampling unit to sample a ripple voltage at the input capacitor.

3. The apparatus of claim 1, further comprising a voltage sampling unit, wherein the capacitor of the current control mode power converter comprises an output capacitor, the voltage sampling unit to sample a ripple voltage at the output capacitor.

4. The apparatus of claim 1, further comprising a temperature sensing unit to sense a temperature of the capacitor, the computation unit to estimate the remaining life of the current control mode power converter based at least in part on a temperature of the capacitor.

5. The apparatus of claim 4, further comprising a timer unit to track power converter operation time, the computation unit to estimate the remaining life of the current control mode power converter based at least in part on the power converter operation time.

6. The apparatus of claim 5, the computation unit further to estimate the remaining life of the current control mode power converter based at least in part on information related to the capacitor.

7. The apparatus of claim 6, the computation unit to calculate a current for the capacitor, and the computation unit to estimate the remaining life of the current control mode power converter based at least in part on the calculated capacitor current.

8. The apparatus of claim 7, the computation unit to estimate the remaining life of the current control mode power converter using one or more mathematical expressions selected at least in part in response to a topology of the current control mode power converter.

9. The apparatus of claim 8, the output unit to generate a pulse train signal, the signal having a duty cycle, wherein the duty cycle represents the estimated remaining life of the current control mode power converter.

10. The apparatus of claim 9, the output unit to generate a pulse train with a frequency representing the sensed capacitor temperature.

11. A method, comprising:
sampling, utilizing a sampling circuit, a signal from a power converter, the power converter including a capacitor;
generating a digitized waveform for the sampled signal; and
estimating a remaining life of the power converter based at least in part on the digitized waveform; and
generating an analog signal representing the estimated remaining life of the power converter.

12. The method of claim 11, further comprising sensing a temperature of the capacitor, wherein said estimating the remaining life comprises estimating the remaining life of the power converter based at least in part on the temperature of the capacitor.

13. The method of claim 12, further comprising tracking power converter operation time, wherein said estimating the remaining life comprises estimating the remaining life of the power converter based at least in part on the power converter operation time.

14. The method of claim 13, wherein said estimating the remaining life comprises estimating the remaining life of the power converter based at least in part on information related to the capacitor.

15. The method of claim 14, further comprising calculating a current for the capacitor, wherein said estimating the remaining life comprises estimating the remaining life of the power converter based at least in part on the calculated capacitor current.

16. The method of claim 15, wherein said estimating the remaining life comprises estimating the remaining life of the power converter based at least in part on one or more math-
emathetical expressions selected at least in part in response to a topology of the power converter.

17. The method of claim 16, further comprising generating a pulse train signal, the pulse train signal having a duty cycle, wherein the duty cycle represents the estimated remaining life of the power converter.

18. The method of claim 17, wherein said generating the pulse train comprises generating the pulse train with a frequency representing the sensed capacitor temperature.

19. An article, comprising: a storage medium having stored thereon instructions executable by a computing platform to: sample a signal from a power converter, the power converter including a capacitor; generate a digitized waveform for the sampled signal; estimate a remaining life of the power converter based at least in part on the digitized waveform; and generate an analog signal representing the estimated remaining life of the power converter.

20. The article of claim 19, wherein the storage medium has stored thereon further instructions executable by the computing platform to sense a temperature of the capacitor, the computing platform to estimate the remaining life based at least in part on the temperature of the capacitor.

21. The article of claim 20, wherein the storage medium has stored thereon further instructions executable by the computing platform to track power converter operation time, the computing platform to estimate the remaining life based at least in part on the power converter operation time.

22. The article of claim 21, wherein the storage medium has stored thereon further instructions executable by the computing platform to estimate the remaining life based at least in part on information related to the capacitor.

23. The article of claim 22, wherein the storage medium has stored thereon further instructions executable by the computing platform to calculate a current for the capacitor, the computing platform to estimate the remaining life based at least in part on the calculated capacitor current.

24. The article of claim 23, wherein the storage medium has stored thereon further instructions executable by the computing platform to estimate the remaining life based at least in part on one or more mathematical expressions selected at least in part in response to a topology of the power converter.

25. The article of claim 24, wherein the storage medium has stored thereon further instructions executable by the computing platform to generate a pulse train signal, the pulse train signal having a duty cycle, wherein the duty cycle represents the estimated remaining life of the power converter.

26. The article of claim 25, wherein the storage medium has stored thereon further instructions executable by the computing platform to generate the pulse train with a frequency representing the sensed environmental temperature.

27. An apparatus to digitize a repetitive signal having a time cycle, comprising:

an input terminal to accept a repetitive analog electrical signal from a power converter; a sample and hold circuit having a switch coupled to the input terminal to periodically sample the repetitive analog electrical signal according to a sampling time; a capacitor coupled to an output of the sample and hold circuit to maintain a voltage from the sampled analog electrical signal; an analog-to-digital converter coupled to the capacitor to generate a set of digital information signals according to the voltage from the sampled analog electrical signal; a computation unit to receive the set of digital information signals and to store said digital information signals in a memory, said computation unit to estimate a remaining life of a power converter based at least in part on the set of digital information signals; and a trigger unit to trigger the sample and hold circuit at least in part in response to receiving a command from the computation unit.

28. The apparatus of claim 27, further comprising a filter to reduce higher frequency electrical noise from the repetitive analog electrical signal.

29. The apparatus of claim 28, wherein said apparatus comprises an integrated circuit.