<table>
<thead>
<tr>
<th><strong>Title</strong></th>
<th>A multi-scale modeling of junctionless field-effect transistors</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Author(s)</strong></td>
<td>Yam, CY; Peng, J; Chen, Q; Markov, SN; Huang, J; Wong, N; Chew, WC; Chen, G</td>
</tr>
<tr>
<td><strong>Citation</strong></td>
<td>Applied Physics Letters, 2013, v. 103 n. 6, p. 062109</td>
</tr>
<tr>
<td><strong>Issued Date</strong></td>
<td>2013</td>
</tr>
<tr>
<td><strong>URL</strong></td>
<td><a href="http://hdl.handle.net/10722/188884">http://hdl.handle.net/10722/188884</a></td>
</tr>
<tr>
<td><strong>Rights</strong></td>
<td>This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License.</td>
</tr>
</tbody>
</table>
A multi-scale modeling of junctionless field-effect transistors

ChiYung Yam,1,a) Jie Peng,1 Quan Chen,2, b) Stanislav Markov,1 Jun Z. Huang,2 Ngai Wong,2
Weng Cho Chew,2,3 and GuanHua Chen1,c)

1Department of Chemistry, The University of Hong Kong, Pokfulam Road, Hong Kong
2Department of Electrical and Electronic Engineering, The University of Hong Kong, Pokfulam Road, Hong Kong
3Department of Electrical and Computer Engineering, University of Illinois, Urbana-Champaign, Illinois 61801-2991, USA

(Received 31 March 2013; accepted 21 July 2013; published online 9 August 2013)

In this work, we simulate a realistic junctionless (JL) field-effect transistor using a multi-scale approach. Our approach features a combination of the first-principles atomistic calculation, semiclassical semiconductor device simulation, compact model generation, and circuit simulation. The transfer characteristics of JL transistors are simulated by a recently developed quantum mechanical/electromagnetics method, and good agreement is obtained compared to experiment. A compact model for JL transistors is then generated for subsequent circuit simulation. We demonstrate a multi-scale modeling framework for quantum mechanical effects in nano-scale devices for next generation electronic design automation. © 2013 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4817911]

Continuous miniaturization of semiconductor devices has reached the 22 nm node and is expected to approach the 10 nm node and beyond before 2026.1 Atomic features and quantum mechanical (QM) effects in highly scaled devices have become more pronounced than ever before, and some are even exploited as functioning mechanism of a range of new devices, such as transistors based on quantum dots2 and tunneling field-effect-transistors (TFET).3 The presence of QM effects, due to the significantly enhanced physical complexity, has imposed substantial challenges on designing nano-electronic systems. An appropriate modeling of QM effects, maintaining balance between accuracy and efficiency across different design levels, is crucial to the success of electronic design automation (EDA) as well as nanoelectronics in the next decade.

First-principles calculation with atomistic structures provides the most accurate characterization of QM phenomena. The limited modeling capacity (tens of thousands of atoms), however, renders it not suitable to simulate an entire device. An effective approach to include QM effects is the multi-scale method,4–6 where the important part of the device is modeled with atomistic details and the remaining parts plus the surrounding structures are treated by classical models for higher computational efficiency. The rationale behind is that the QM effects having major effects on device characteristics are confined to small regions (e.g., the channel and gate oxide); in the other parts (e.g., source/drain and substrate), the QM effects are less important and classical models will suffice for modeling purpose. One such multi-scale QM framework, which integrates an atomistic QM simulator and a semi-classical electromagnetic-drift-diffusion solver (called the QM/EM (electromagnetic) method), has been reported in Refs. 4 and 5, where good agreement with full QM simulation has been demonstrated.

Recently, junctionless (JL) silicon nanowire (SiNW) field-effect transistors were fabricated with no pn junction and thereby eliminating the doping concentration gradient.7 This avoids the difficulty to fabricate the ultrashallow junctions. With a tri-gate structure, JL transistors provide better gating control and are found to have superior subthreshold slope and low leakage voltage. Theoretical studies also find JL transistors have better subthreshold behavior than classical inversion mode transistors.8 In this letter, we report a multi-scale modeling of the JL transistors. By applying the QM/EM method, the transfer characteristics of a realistic JL transistor is simulated. Based on the QM/EM simulations, a compact model is constructed and then incorporated into a circuit simulator to simulate a simple circuit constructed from JL transistors. In the current approach, the term “multi-scale” refers not only to physical scale but also to abstraction level, which represents an integrated flow spanning from atomistic QM calculation, technology computer-aided-design (TCAD) simulation, and compact model generation to circuit simulation.

We use the non-equilibrium Green’s function (NEGF) formalism9,10 for simulations of quantum transport properties of nano-devices. The device under study is connected to two semi-infinite leads characterized by self-energies. In this work, a density functional tight-binding (DFTB)11 description of the system is adopted. The Hamiltonian and overlap matrix elements are numerically pre-calculated using ab initio density functional theory (DFT). To solve the transport problem, the contacting leads are assumed to be in equilibrium at different chemical potentials. The density matrix can be computed as

$$\rho = -\frac{i}{2\pi} \int_{-\infty}^{\infty} G^< (E) dE,$$

where $G^<$ is the lesser Green’s function, giving the spectral density of occupied states. It is expressed as

$$q = \frac{1}{C_0} \int_{-\infty}^{\infty} G^> (E) dE.$$
where $G'$ is the retarded Green’s functions, $\Sigma^<, \Sigma^r$ are the lesser and retarded self-energies, respectively. $S$ is the overlap matrix. In DFTB, the Hamiltonian $H$ is given by

$$H_{\mu\nu} = H_{\mu\nu}^0 + \frac{1}{2} \left( \delta V_\mu + \delta V_\nu \right) S_{\mu\nu},$$

where the first term is the zero-order DFTB Hamiltonian, while the second term contains Hartree potential and exchange-correlation potential due to change of electron density. Poisson equation is solved

$$\nabla^2 \phi(r) = 4\pi n(r),$$

where $\phi(r)$ and $n(r)$ are real space potential and electron density distribution, respectively, and $\delta V$ is obtained by projecting $\phi(r)$ on the atomic sites. The retarded self-energy function in Eq. (2) is given by

$$\Sigma^r(E) = (ES - H)^{-1} g^r(E) (ES - h),$$

where $h$ is the coupling matrix between the leads and device. $g^r$ is the surface Green’s function of leads. The leads are assumed to be semi-infinite periodic lattice and can be evaluated by standard renormalization method. To increase the efficiency, a recently developed method is employed, where a condensed contact Hamiltonian can be exploited to construct the surface Green’s function. The lesser self-energy represents the injection of charge from the leads and can be written in terms of retarded self-energy

$$\Sigma^<(E) = -2i f(E) \text{Im}[\Sigma^r(E)],$$

where $f$ is the Fermi function.

Equations (1) and (4) are then solved self-consistently, and the current flowing through the electronic device can be evaluated via the Landauer formula:

$$I(V) = \frac{2e^2}{h} \int_{-\infty}^{\infty} T(E, V) [t^+(E) - t^-(E)] dE,$$

where $T(E, V)$ is the transmission coefficient at energy $E$ under bias voltage $V$. The transmission coefficient is related to Green’s functions by

$$T(E, V) = \text{Tr} [\Gamma_\ell(E) G^r(E, V) \Gamma_r(E) G^a(E, V)],$$

where $\Gamma(E)$ is the coupling at energy $E$ between the device and the leads.

The DFTB method allows an efficient construction of Hamiltonian. The combination with the recursive Green’s function algorithm and the fast evaluation of self-energies enables a first-principles treatment of more than 50000 atoms on a dual Xeon E5620 workstation.

Simulation of entire semiconductor devices is generally inaccessible by atomistic QM methods. To simulate realistic electronic devices, a recently developed hybrid QM/EM method is used in which the system is partitioned into QM regions which are described by quantum mechanics, and EM regions where classical models are used. Typical QM regions include the conducting channel while EM regions comprise of interconnects and semiconductor substrate. An illustration of the QM/EM partition of an electronic device is shown in Fig. 1(a).

In this work, the quantum transport of the conducting channel is solved using DFTB+NEGF method, and its electromagnetic environment is provided by the EM simulator. In the EM simulator, carriers in semiconductor are described by the drift-diffusion (DD) model, and a coupled EM and classical-charge-dynamics approach based on the finite volume method (FVM) is adopted, where the DD equations

$$J = q \mu n \frac{dE}{dn} + kT \mu n$$

are coupled with the Maxwell’s equations and solved using Newton’s method. Concerning the small size of the transistor in this work and only steady state properties are simulated, the effect of magnetic field is neglected, and only Poisson equation is solved. In cases when magnetic field effects become important, both scalar and vector potential have to be included, and Maxwell’s equations have to be solved. It is also noted that more advanced TCAD models for semiconductor devices can be readily used to replace the DD model for more sophisticated description in the non-QM regions.

Information exchange between QM and EM models plays a key role in the QM/EM method. The two models are solved in a self-consistent manner and coupled via boundary conditions at the interfaces of the QM and EM regions. At first step, the classical EM model is solved to obtain the potential distribution for the whole simulation domain. The potential at the interfaces is identified and used as boundary condition for the QM model. Quantum transport equations are solved, and current passing through the channel is obtained from Eq. (7). The current density is then used as boundary condition, satisfying the current continuity at the interfaces in the next EM calculation. This process is iterated until the current and potential at the interface converge.
The experimental realization of JL SiNW field-effect transistors potentially alleviates the increasingly difficult fabrication challenge in the semiconductor industry. The smallest JL transistor reported has a diameter down to 4 nm. In this work, we apply the QM/EM method to simulate JL transistors with dimensions comparable to experiments. The structure of the JL transistor in our simulations is shown in Fig. 1. The entire device is divided into the QM and EM regions. The QM region contains an atomistic SiNW as the conducting channel, while the gate dielectric, gate, source, and drain electrodes constitute the EM region. As shown in Fig. 1(a), the device has a gate-all-around (GAA) architecture. We consider a [110]-oriented SiNWs, the most common growth orientation for wires below 10 nm. A hydrogen-terminated surface is adopted to model SiNW. The SiNW is 25 nm long with a 5 nm by 2.5 nm cross section, giving rise to a total of 15616 atoms in the QM region. To model doped SiNWs, Si atoms are substituted by As atoms for n-type doping and Ga atoms for p-type doping. We evenly distribute 4 dopants in the channel which corresponds to $1.3 \times 10^{19}$ cm$^{-3}$ doping concentration for a 20 nm long channel. The QM region is enclosed in an EM region with a dimension of $37 \times 33 \times 30.5$ nm$^3$, comprising gate dielectric, source, and drain electrodes. Following Ref. 20, a 14 nm thick effective gate oxide and 20 nm gate length are adopted in the EM region. Silicon dioxide is used for the gate dielectric, and n-doped silicon is used for source and drain. The dielectric constants for silicon dioxide and silicon are 3.9 and 11.9, respectively. The mobility is 0.045 for the gate dielectric, and length are adopted in the EM region. Silicon dioxide is used to a rapid drop of conduction current. We note that similar

![Image](http://scitation.aip.org/termsconditions)

FIG. 2. Drain current versus $V_G$ for n-type SiNW JL transistor doped by As atoms with dimensions shown in Fig. 1. Blue line: simulation results of Atlas and green line: simulation results of QM/EM method. Local density of state of the JL transistor with gate voltage (b) $-0.7$ V and (c) $-0.9$ V. Black dashed lines indicate the channel region, and white dashed lines indicate the bias window.

non-monotonic behaviour in the transfer characteristics of MOSFETs with confined Si channels has been demonstrated very recently in low temperature measurements that also lack level-broadening of the energy spectrum. Both simulations show that the JL transistor has good electrostatic control and subthreshold characteristic. It is noted that the current from Atlas simulation is larger than that from QM/EM simulation in the linear region (the ON state), by around 2.5× at the flatband voltage. Assuming a homogeneous doping concentration in the conducting channel, the NEGF model in Atlas does not include impurity scattering due to dopants and is expected to give an upper limit of the current. In reality, impurity scattering can largely reduce the mobility in JL transistors, resulting in lower ON currents.

Compact modeling is an important vehicle for information transfer from technology fabrication to circuit and product design. We extend the recently-developed compact model for tri-gate JL transistors to model the GAA JL transistors. The strength of the model lies in its strong physics-based nature, so only 3 fitting parameters ($A_1$, $A_3$, and $v_{sat}$) are needed to be determined by simulation or measurement data. It also includes appropriate models for a range of physical effects specific to JL transistors, such as temperature-dependence of incomplete ionization, quantum confinement effects, and short channel effects. The model has been compared against measurement data, and good agreements have
been demonstrated. For more technical details we refer the readers to the original work.27

The model is adapted in the current work to treat GAA architecture. To verify the accuracy of the developed compact model, 3D TCAD simulation of \( n \)-type devices with two different geometries are performed with Silvaco Atlas using a semi-classical (energy balance (EB)) model.23 The drain currents from Atlas and the compact model are compared in Fig. 3. Note that the same set of fitting parameters \( A_1 = 12, A_3 = 3, v_{sat} = 10^7 \text{ cm/s} \) are used in the compact model. As it can be seen, the compact model provides an accurate prediction of the drain current.

We then fit the compact model from the QM/EM simulation data. \( A_1 \) is tuned to fit the QM/EM simulation results. All other fitting parameters in the compact model take the same values as the ones used in Fig. 3. The drain current predicted by the resultant compact model is compared in Fig. 4, where a reasonable agreement is observed. Since the quantum confinement has been taken into account, the compact model provides a good description of the device behavior in the subthreshold region.

The generated compact model is incorporated into a SPICE-like simulator SMORES28 to simulate an inverter circuit consisting of one \( n \)-type and one \( p \)-type JL transistors, as shown in Fig. 5(a). Fig. 5(b) plots the transient response of the circuit. Since the time scale in the circuit simulation is on the order of nanosecond while the electron response in the transistor is on the order of femtosecond. The transistor is assumed to respond instantaneously to the transient applied voltage. It is shown that the output waveform is correctly “inverted” from the input voltage which confirms the functionality of the compact model. With the high ON/OFF ratio and good subthreshold characteristics of the JL transistors, the inverter features a high peak-valley voltage difference.

We have shown that the QM/EM method is capable to calculate efficiently the I-V characteristics of a realistic JL transistor. The method features a full atomistic QM treatment of electronic devices where quantum effects like impurity scattering, quantum confinement,29 dopant deactivation30 are captured. Also, the interaction with electrostatic environment is taken into account self-consistently. From the calculated I-V curves, the compact model for the JL transistors is

FIG. 3. Drain currents comparisons between Atlas and compact model for JL transistors of \( 10 \times 10 \text{ nm}^2 \) cross-section, \( n \)-type of \( 1 \times 10^{19} \text{ cm}^{-3} \). (a) 1 \( \mu \text{m} \) length, 4 nm oxide thickness, (b) 100 nm length, 2 nm oxide thickness. Both linear and log scales comparisons are shown.

FIG. 4. Drain current versus \( V_G \) for \( n \)-type SiNW JL transistor. Blue line: simulation results of QM/EM method and green line: compact model.

All other fitting parameters in the compact model take the same values as the ones used in Fig. 3. The drain current predicted by the resultant compact model is compared in Fig. 4, where a reasonable agreement is observed. Since the quantum confinement has been taken into account, the compact model provides a good description of the device behavior in the subthreshold region.

The generated compact model is incorporated into a SPICE-like simulator SMORES28 to simulate an inverter circuit consisting of one \( n \)-type and one \( p \)-type JL transistors, as shown in Fig. 5(a). Fig. 5(b) plots the transient response of the circuit. Since the time scale in the circuit simulation is on the order of nanosecond while the electron response in the transistor is on the order of femtosecond. The transistor is assumed to respond instantaneously to the transient applied voltage. It is shown that the output waveform is correctly “inverted” from the input voltage which confirms the functionality of the compact model. With the high ON/OFF ratio and good subthreshold characteristics of the JL transistors, the inverter features a high peak-valley voltage difference.

We have shown that the QM/EM method is capable to calculate efficiently the I-V characteristics of a realistic JL transistor. The method features a full atomistic QM treatment of electronic devices where quantum effects like impurity scattering, quantum confinement,29 dopant deactivation30 are captured. Also, the interaction with electrostatic environment is taken into account self-consistently. From the calculated I-V curves, the compact model for the JL transistors is

FIG. 5. (a) Circuit diagram of inverter. (b) Simulated I/O voltages of the inverter characterized by the generated compact model. Blue line: input voltage and green line: output voltage.
constructed and employed to simulate the dynamics of an inverter made of the two JL transistors. Based on the modeling and simulation of the JL transistors and their circuits, we propose a multi-scale framework for next generation EDA tools as illustrated in Fig. 6. It starts from the most fundamental principles quantum mechanics characterization of nano-scale structures, goes all the way up to the classical modeling of semiconductor devices and compact modeling generation for large-scale circuit simulation. The success of this framework could enable the first-principles accuracy to come into the chip-level simulation and the engineers’ world, but requires an extension of the physical basis underlying compact models, that would capture quantum effects beyond the electrostatic implication of channel quantisation. In the long term, the seamless connection between the atomistic first-principles quantum mechanical calculation and the circuit simulation can be further enhanced by the rapid development of computational power and numerical algorithms.

We have presented the development of simulation tools with the aim of providing the atomistic level of understanding capability for circuit design and with the hope that these tools will help us to design new devices and circuits. Application to the simulation of JL transistor has demonstrated in principle the viability of this EDA flow, starting from atomistic QM simulation all the way to integrated circuit design, and hardware logic design.

The financial support from the Hong Kong University Grant Council (AoE/P-04/08), Hong Kong Research Grant Council (HKU700909P, HKU700808P, HKU701307P, and HKU718711E), and The University of Hong Kong (UDF on Fast Algorithm, Seed Funding Programme for Basic Research 201111159072 and 201011159085), and National Science Foundation of China (NSFC 21273186) is gratefully acknowledged.

22W. M. Haynes, CRC Handbook of Chemistry and Physics, 91st ed. (CRC Press, 2010).
25X. Li, W. Han, L. Ma, H. Wang, Y. Zhang, and F. Yang, IEEE Electron Device Lett. 34, 581 (2013).